

# **LC3 Instruction Diagrams**







## LD (PC-Relative)





## **ST (PC-Relative)**





LDI (Indirect)



### **STI (Indirect)**

Assembly Ex:

STI

R4, Adr





### 5-10

## LEA (Immediate)





### **BR (PC-Relative)** 8 7 5 4 3 2 0 9 6 ()BR PCoffset9 0 0 0 0 n $\mathbf{Z}$ p



## **JMP (Register)**

Jump is an unconditional branch -- <u>always</u> taken.

- Target address is the contents of a register.
- Allows any target address.





TRAP trapvect8 





during instruction fetch stage.



NOTE: PC has already been incremented during instruction fetch stage.



### 15 14 13 12 11 10 9 5 4 **JSRR** 0 0 Base



NOTE: PC has already been incremented during instruction fetch stage.